# Space-Grade-E Dual QSPI Persistent SRAM Memory (AS3064204, AS3128208) ## **Features** - Interface - Dual Quad SPI support 8-bit wide transfer - Dual QPI (4-4-4) up to 100MHz SDR - Dual QPI (4-4-4) up to 50MHz DDR - Density - 64Mb, 128Mb - Voltage Range - Vcc: 2.50V 3.60V - V<sub>CCIO</sub>: 1.8V, 2.5V, 3.3V - Temperature Range - Operating: -40°C to 125°C - Technology - 22 nm pMTJ STT-MRAM - Data Endurance: 10<sup>16</sup> write cycles Data Retention: 20 years @ 85°C - Packages - 56-ball FBGA (10mm x 10mm) - Data Protection - Hardware Based - Dedicated Hardware Signals (HBP0, HBP1, HBP2) in conjunction with Top/Bottom Select Signal (HTBSEL) - Software Based - Address Range Selectable through Configuration bits (Top/Bottom, Block Protect [2:0]) - Qualification - JESD47H.01 - 168-hour burn-in at 125°C - RoHS & REACH Compliant \* Please contact sales for information about the Safe Operating Area of these devices under radiation <sup>\*</sup> Leaded Balls available ## **Table of Contents** | Features | 1 | |-----------------------------------------------------------|----| | Table of Contents | 2 | | General Description | 5 | | Ordering Options | 6 | | Valid Combinations — Standard | 7 | | Marking Specification — Standard | 7 | | Signal Description and Assignment | 8 | | Package Options | 15 | | 64Mb QSPI, SPI (56-Ball FBGA – Balls Down, Top View) | 15 | | 128Mb D-QSPI, SPI (56-Ball FBGA – Balls Down, Top View) | 16 | | Package Drawings | 17 | | 56-Ball FBGA | 17 | | Device Initialization | 22 | | Memory Map | 24 | | Register Addresses | 24 | | Hardware Block Protection | 25 | | Register Map | 26 | | Status Register / Device Protection Register (Read/Write) | 26 | | Software Block Protection | 27 | | Flag Status Register (Read Only) | 29 | | Device Identification Register (Read Only) | 29 | | Configuration Register 1 (Read/Write) | 30 | | Configuration Register 2 (Read/Write) | 31 | | Interrupt Configuration Register (Read/Write) | 33 | | Error Correction Code (ECC) Test – Data Input Register | 34 | | Error Correction Code (ECC) Test – Error Injection | 34 | | Error Correction Code (ECC) Test – Data Output Register | 34 | | Error Correction Code (ECC) – Error Count Register | 35 | | Instruction Set | 36 | | Instruction Description and Structures | 39 | | Electrical Specifications | 48 | | CS# Operation & Timing | 51 | | Data Output Operation & Timing | 52 | |-------------------------------------------------------------------|----| | WP# Operation & Timing | 53 | | Thermal Resistance | 54 | | Product Use Limitations | 55 | | Limited Warranty | 55 | | Revision History | 56 | | | | | Figure 1: Ordering Options | 6 | | Figure 2: Device Marking | | | Figure 3: Device Pinout | | | Figure 4: Single QSPI System Block Diagram | | | Figure 5: Dual QSPI System Block Diagram | | | Figure 6: 56-Ball FBGA | | | Figure 7: 56-Ball FBGA | | | Figure 8: Functional Block Diagram – Dual QSPI Device 1 | | | Figure 9: Functional Block Diagram – Dual QSPI Device 2 | | | Figure 10: Power-Up Behavior | | | Figure 11: Power-Down and Brown-out Behavior | | | Figure 12: Description of (1-0-0) Instruction Type | | | Figure 13: Description of (1-0-1) Instruction Type | | | Figure 14: Description of (1-1-1) Instruction Type (Without XIP) | | | Figure 15: Description of (1-1-1) Instruction Type (With XIP) | | | Figure 16: Description of (1-1-1) Instruction Type (Without XIP) | | | Figure 17: Description of (1-1-4) Instruction Type (Without XIP) | | | Figure 18: Description of (1-4-4) Instruction Type with XIP | | | Figure 19: Description of (4-4-4) Instruction Type (Without XIP) | | | Figure 20: Description of (4-4-4) Instruction Type with XIP | | | Figure 21: Description of (1-1-1) DDR Instruction Type (With XIP) | | | Figure 22: Description of (1-4-4) DDR Instruction Type (With XIP) | | | Figure 23: CS# Operation & Timing | | | Figure 24: Command, Address and Data Input Operation & Timing | | | Figure 25: Data Output Operation & Timing | | | Figure 26: WP# Operation & Timing | 53 | | Table 1: Technology Comparison | 5 | |----------------------------------------------------------------------------------------|----| | Table 2: Valid Combinations List | 7 | | Table 3: 64Mb QSPI AS3064204 Signal Description | 10 | | Table 4: 128Mb QSPI AS30128204 Signal Description | 12 | | Table 5: Interface Modes of Operations – Device 1 | 18 | | Table 6: Interface Modes of Operations – Device 2 | 18 | | Table 7: Clock Edge Used for instructions | 19 | | Table 8: Modes of Operation – Device 1 | 20 | | Table 9: Modes of Operation – Device 2 | 21 | | Table 10: Power Up/Down Timing – 3.0V | 23 | | Table 11: Memory Map | 24 | | Table 12: Register Addresses | 24 | | Table 13: Hardware Top Block Protection Address Range Selection (HTBSEL Signal = L) | 25 | | Table 14: Hardware Bottom Block Protection Address Range Selection (HTBSEL Signal = H) | 26 | | Table 15: Status Register – Read and Write | | | Table 16: Top Block Protection Address Range Selection (TBPSEL=0) | 27 | | Table 17: Bottom Block Protection Address Range Selection (TBPSEL=1) | 27 | | Table 18: Write Protection Modes | | | Table 19: Flag Status Register (Read Only) | 29 | | Table 20: Device Identification Register – Read Only | 29 | | Table 21: Configuration Register 1 – Read and Write | 30 | | Table 22: Configuration Register 2 (CR2) – Read and Write | 31 | | Table 23: Memory Array Read Latency Cycles vs. Maximum Clock Frequency (with XIP) | 32 | | Table 24: Memory Read Latency Cycles vs. Maximum Clock Frequency (without XIP) | 32 | | Table 25: Read Any Register Command Latency Cycles vs. Maximum Clock Frequency | 32 | | Table 26: Interrupt Configuration Register – Read and Write | 33 | | Table 27: ECC Test Data Input Register – Read and Write | 34 | | Table 28: ECC Test Error Injection Register – Read and Write | 34 | | Table 29: ECC Test Data Output Register – Read Only | 34 | | Table 30: ECC Count Register – Read Only | 35 | | Table 31: Instruction Set | | | Table 32: Recommended Operating Conditions | 48 | | Table 33: Pin Capacitance | 48 | | Table 34: Endurance & Data Retention | 48 | | Table 35: 3.0V DC Characteristics | 49 | | Table 36: Absolute Maximum Ratings | 50 | | Table 37: AC Test Conditions | 51 | | Table 38: CS# Operation | | | Table 39: Command, Address, XIP, and Data Input Operation & Timing | 52 | | Table 40: Data Output Operation & Timing | 53 | | Table 41: WP# Operation & Timing | 53 | | Table 42: Thermal Resistance | 54 | ## **General Description** AS3xxxx204/8 is a magneto-resistive random-access memory (MRAM). It is offered in density ranging from 64Mbit to 128Mbit. MRAM technology is analogous to Flash technology with SRAM compatible read/write timings (Persistent SRAM, P-SRAM). Data is always non-volatile. Table 1: Technology Comparison | | SRAM | Flash | EEPROM | MRAM | |-------------------|------|-------|--------|----------| | Non-Volatility | - | V | √ | <b>√</b> | | Write Performance | √ | _ | _ | V | | Read Performance | √ | _ | _ | V | | Endurance | √ | _ | _ | V | | Power | _ | _ | _ | V | MRAM is a true random-access memory; allowing both reads and writes to occur randomly in memory. MRAM is ideal for applications that must store and retrieve data without incurring large latency penalties. It offers low latency, low power, virtually infinite endurance and retention, and scalable non-volatile memory technology. AS3xxxx204 has a Single QSPI Interface, while AS3xxxx208 has a Dual QSPI Interface. SPI is a synchronous interface which uses separate lines for data and clock to help keep the host and slave in perfect synchronization. The clock tells the receiver exactly when to sample the bits on the data line. This can be either the rising (low to high) or falling (high to low) or both edges of the clock signal; please consult the instruction sequences in this datasheet for more details. When the receiver detects that correct edge, it can latch in the data. AS3xxxx204/8 is available in small footprint 56-Ball FBGA package. The ball assignment is compatible with our 96/224-Ball FBGA packages and allows an upgrade path to higher densities. Board designers are encouraged to allow a keep out zone if they wish to allow an upgrade to our higher density family of Dual QSPI devices. AS3xxxx204/8 is offered with industrial (-40°C to 85°C) and in Space Grade (-40°C to 125°C) operating temperature ranges. ## **Ordering Options** The ordering part numbers are formed by a valid combination of the following options: Figure 1: Ordering Options #### Valid Combinations — Standard Valid Combinations list includes device configurations currently available. Contact your local sales office to confirm availability of specific valid combinations and to check on newly released combinations. Table 2: Valid Combinations List | Valid Combinations | | | | | | |---------------------|----------------------|-----------------|-----------------|----------------------|--| | Base<br>Part Number | Temperature<br>Range | Package<br>Type | Packing<br>Type | Part<br>Number | | | AS3064204-0108X | OM | CT | Y | AS3064204-0108X0MCTY | | | AS3128208-0108X | OM | CT | Y | AS3128208-0108X0MCTY | | | AS3064204-0108X | OM | CU | Y | AS3064204-0108X0MCUY | | | AS3128208-0108X | OM | CU | Y | AS3128208-0108X0MCUY | | ## Marking Specification — Standard The device will be marked according to the following specification: Line #1 & Line #2 will match the part number in Table 2 Line #3 Will show: 5 digit Alphanumeric Code + Country of Origin + Date Code Line #4 May or May not be marked. This field is reserved for Avalanche Technology Line #5 May or May not be marked. This field is reserved for Avalanche Technology хххх-уууу Line#5 LOGO AS3064204-Line#1 0108X0MCTY Line#2 KM0YG KR 2337 Line#3 bbbbbb Line#4 Figure 2: Device Marking ## **Signal Description and Assignment** → SI1 / IO[0] CS1# ---64Mb → SO1 / IO[1] CLK1 -**Quad SPI** ► WP1# / IO[2] INT1# **→** P-SRAM 1 **→** IO[3] RESET# ( → SI2 / IO[4] CS2# -64Mb → SO2 / IO[5] CLK2 -**Quad SPI** ► WP2# / IO[6] INT2# ◀ P-SRAM 2 **►** IO[7] Figure 3: Device Pinout SPI Host CLK CS1# INT1# I/00 – I/03 RESET# Single-QSPI CLK1 CS1# INT1# G4Mb Quad SPI P-SRAM 1 RESET# Figure 4: Single QSPI System Block Diagram Figure 5: Dual QSPI System Block Diagram Table 3: 64Mb QSPI AS3064204 Signal Description | Signal | | Туре | Description | |-----------------|------------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CS1# | E2 | Input | Chip Select 1: When CS1# is driven High, device 1 will enter standby mode. All other input pins are ignored and the output pin is tri-stated. Driving CS1# Low enables device 1, placing it in the active mode. After power-up, a falling edge on CS1# is required prior to the start of any instructions. | | SI1 / IO[0] | F3 | Input<br>/<br>Bidirectional | Serial Data Input 1 (SPI): The unidirectional I/O transfers data into device 1 on the rising edge of the clock in Single SPI mode. Bidirectional Data 0 (QPI): The bidirectional I/O transfers data into and out of device 1 in Quad mode. | | SO1 / IO[1] | F2 | Output<br>/<br>Bidirectional | Serial Data Ooutput 1 (SPI): The unidirectional I/O transfers data into device 1 on the rising edge of the clock in Single SPI mode. Bidirectional Data 1 (QPI): The bidirectional I/O transfers data into and out of device 1 in Quad mode. | | WP1# /<br>IO[2] | E4 | Input<br>/<br>Bidirectional | Write Protect 1 (SPI): Write protects the status register in conjunction with the enable/disable bit of the status register. This is important since other write protection features are controlled through the Status Register. When the enable/disable bit of the status register is set to 1 and the WP# signal is driven Low, the status register becomes read-only and the WRITE STATUS REGISTER operation will not execute. This signal does not have internal pullups, it cannot be left floating and must be driven. WP# is valid only in Single SPI mode. This pin can be tied to Vcc if not used. Bidirectional Data 2 (QPI): The bidirectional I/O transfers data into and out of device 1 in Quad mode. | | 10[3] | F4 | Bidirectional | <b>Bidirectional Data 3 (QPI):</b> The bidirectional I/O transfers data into and out of device 1 in Quad mode. | | CLK1 | D2 | Input | Clock 1: Provides the timing for device 1 serial interface. Depending on the mode selected, either single (rising or falling) edge or both edges of the clock are utilized for information transfer. In Single Data Rate mode (SDR) command, address and data inputs are latched on the rising edge of the clock. Data is output on the falling edge of the clock. In Double Data Rate mode (DDR) command is latched on the rising edge of the clock. Address and Data inputs are latched on both edges of the clock. Similarly, Data is output on both edges of the clock. The following two SPI clock modes are supported. • SPI Mode 3 (CPOL = 1, CPHA = 1) – SDR only | | INT1# | C5 | Output | <b>Interrupt 1</b> : Output generated by device 1 when an unrecoverable ECC error is detected during read operation (output goes low on error). | | RESET# | C4 | Input | <b>RESET</b> : When this signal is driven high, device is in the normal operating mode. When this signal is driven low, the device is in reset mode and the output is High-Z. This signal resets both devices. | | HBP[0:2] | A5, A6, B7 | Input | HPB0, HBP1, HBP2: these Hardware Block Protect signals, when driven High or Low, define the size of the memory array to be hardware protected against all Write memory array instructions: These balls have a Pull down to Vss. If left disconnected they will be seen by device as "Low". | | HTBSEL | C7 | Input | HTBSEL: This signal when driven High or Low, is used in conjunction with the Hardware Block Protect Pins (HBP0, HBP1, and HBP2) determines if the write-protected memory area defined by the state of the HBP pins, starts from | ## 64Mbit – 128Mbit Dual QSPI MRAM Memory | Signal | | Туре | Description | |-------------------|-----------------------------------------------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------| | | | | the top or the bottom of the memory array: This ball have a Pull down to Vss. If left disconnected it will be seen by device as "Low". | | Vcc | A2, A4, D4,<br>D6, D7, F7 | Supply | Core power supply | | V <sub>CCIO</sub> | A7, B2, B4,<br>C6, F1, F6,<br>G4 | Supply | I/O power supply | | Vss | A1, A3, A8,<br>B3, E5, E6,<br>E7, G7 | Supply | Core ground supply. | | Vssio | B1, B5, B6,<br>E1, G5, G6 | Supply | I/O ground supply. | | DNU | B8, C1, C2,<br>C3, C8, D1,<br>D3, D5, D8,<br>E3, E8, F5,<br>F8, G1, G2,<br>G3, G8 | - | Do Not Use: DNUs must be left unconnected, floating. | Table 4: 128Mb QSPI AS30128204 Signal Description | Signal | | Туре | Description | |-----------------|----|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CS1# | E2 | Input | Chip Select 1: When CS1# is driven High, device 1 will enter standby mode. All other input pins are ignored and the output pin is tri-stated. Driving CS1# Low enables device 1, placing it in the active mode. After power-up, a falling edge on CS1# is required prior to the start of any instructions. | | CS2# | C3 | Input | Chip Select 2: When CS2# is driven High, device 2 will enter standby mode. All other input pins are ignored and the output pin is tri-stated. Driving CS2# Low enables device 2, placing it in the active mode. After power-up, a falling edge on CS1# is required prior to the start of any instructions. | | SI1 / IO[0] | F3 | Input<br>/<br>Bidirectional | Serial Data Input 1 (SPI): The unidirectional I/O transfers data into device 1 on the rising edge of the clock in Single SPI mode. Bidirectional Data 0 (QPI): The bidirectional I/O transfers data into and out of device 1 in Quad mode. | | SI2 / IO[4] | F5 | Input<br>/<br>Bidirectional | Serial Data Input 2 (SPI): The unidirectional I/O transfers data into device 2 on the rising edge of the clock in Single SPI mode. Bidirectional Data 4 (QPI): The bidirectional I/O transfers data into and out of device 2 in Quad mode. | | SO1 / IO[1] | F2 | Output<br>/<br>Bidirectional | Serial Data Ooutput 1 (SPI): The unidirectional I/O transfers data into device 1 on the rising edge of the clock in Single SPI mode. Bidirectional Data 1 (QPI): The bidirectional I/O transfers data into and out of device 1 in Quad mode. | | SO2 / IO[5] | G3 | Output<br>/<br>Bidirectional | Serial Data Ooutput 2 (SPI): The unidirectional I/O transfers data into device 2 on the rising edge of the clock in Single SPI mode. Bidirectional Data 5 (QPI): The bidirectional I/O transfers data into and out of device 2 in Quad mode. | | WP1#/<br>IO[2] | E4 | Input<br>/<br>Bidirectional | Write Protect 1 (SPI): Write protects the status register in conjunction with the enable/disable bit of the status register. This is important since other write protection features are controlled through the Status Register. When the enable/disable bit of the status register is set to 1 and the WP# signal is driven Low, the status register becomes read-only and the WRITE STATUS REGISTER operation will not execute. This signal does not have internal pullups, it cannot be left floating and must be driven. WP# is valid only in Single SPI mode. This pin can be tied to Vcc if not used. Bidirectional Data 2 (QPI): The bidirectional I/O transfers data into and out of device 1 in Quad mode. | | WP2# /<br>IO[6] | G2 | Input<br>/<br>Bidirectional | Write Protect 2 (SPI): Write protects the status register in conjunction with the enable/disable bit of the status register. This is important since other write protection features are controlled through the Status Register. When the enable/disable bit of the status register is set to 1 and the WP# signal is driven Low, the status register becomes read-only and the WRITE STATUS REGISTER operation will not execute. This signal does not have internal pullups, it cannot be left floating and must be driven. WP# is valid only in Single SPI mode. This pin can be tied to Vcc if not used. Bidirectional Data 6 (QPI): The bidirectional I/O transfers data into and out of device 2 in Quad mode. | | IO[3] | F4 | Bidirectional | Bidirectional Data 3 (QPI): The bidirectional I/O transfers data into and out of device 1 in Quad mode. | | IO[7] | G1 | Bidirectional | <b>Bidirectional Data 7 (QPI):</b> The bidirectional I/O transfers data into and out of device 2 in Quad mode. | | CLK1 | D2 | Input | Clock 1: Provides the timing for device 1 serial interface. Depending on the mode selected, either single (rising or falling) edge or both edges of the clock are utilized for information transfer. | ## 64Mbit – 128Mbit Dual QSPI MRAM Memory | Signal | | Туре | Description | |-------------------|--------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | ,, | In Single Data Rate mode (SDR) command, address and data inputs are latched on the rising edge of the clock. Data is output on the falling edge of the clock. In Double Data Rate mode (DDR) command is latched on the rising edge of the clock. Address and Data inputs are latched on both edges of the clock. Similarly, Data is output on both edges of the clock. The following two SPI clock modes are supported. • SPI Mode 0 (CPOL = 0, CPHA = 0) – SDR and DDR • SPI Mode 3 (CPOL = 1, CPHA = 1) – SDR only | | CLK2 | D1 | Input | Clock 2: Provides the timing for device 2 serial interface. Depending on the mode selected, either single (rising or falling) edge or both edges of the clock are utilized for information transfer. In Single Data Rate mode (SDR) command, address and data inputs are latched on the rising edge of the clock. Data is output on the falling edge of the clock. In Double Data Rate mode (DDR) command is latched on the rising edge of the clock. Address and Data inputs are latched on both edges of the clock. Similarly, Data is output on both edges of the clock. The following two SPI clock modes are supported. • SPI Mode 0 (CPOL = 0, CPHA = 0) – SDR and DDR • SPI Mode 3 (CPOL = 1, CPHA = 1) – SDR only | | INT1# | C5 | Output | Interrupt 1: Output generated by device 1 when an unrecoverable ECC error is detected during read operation (output goes low on error). | | INT2# | D3 | Output | <b>Interrupt 2</b> : Output generated by device 2 when an unrecoverable ECC error is detected during read operation (output goes low on error). | | RESET# | C4 | Input | <b>RESET</b> : When this signal is driven high, device is in the normal operating mode. When this signal is driven low, the device is in reset mode and the output is High-Z. This signal resets both devices. | | HBP[0:2] | A5, A6, B7 | Input | HPB0, HBP1, HBP2: these Hardware Block Protect signals, when driven High or Low, define the size of the memory array to be hardware protected against all Write memory array instructions: These balls have a Pull down to Vss. If left disconnected they will be seen by device as "Low". | | HTBSEL | C7 | Input | HTBSEL: This signal when driven High or Low, is used in conjunction with the Hardware Block Protect Pins (HBP0, HBP1, and HBP2) determines if the write-protected memory area defined by the state of the HBP pins, starts from the top or the bottom of the memory array: This ball have a Pull down to Vss. If left disconnected it will be seen by device as "Low". | | Vcc | A2, A4, D4,<br>D6, D7, F7 | Supply | Core power supply | | Vccio | A7, B2, B4,<br>C6, F1, F6,<br>G4 | Supply | I/O power supply | | V <sub>SS</sub> | A1, A3, A8,<br>B3, E5, E6,<br>E7, G7 | Supply | Core ground supply. | | V <sub>SSIO</sub> | B1, B5, B6,<br>E1, G5, G6 | Supply | I/O ground supply. | | DNU | B8, C1, C2,<br>C8, D5, D8, | - | Do Not Use: DNUs must be left unconnected, floating. | ## 64Mbit – 128Mbit Dual QSPI MRAM Memory | Signal | | Туре | Description | |--------|-------------------|------|-------------| | | E3, E8, F8,<br>G8 | | | ## **Package Options** ## 64Mb QSPI, SPI (56-Ball FBGA - Balls Down, Top View) Figure 6: 56-Ball FBGA ## 128Mb D-QSPI, SPI (56-Ball FBGA – Balls Down, Top View) Figure 7: 56-Ball FBGA ## Package Drawings 56-Ball FBGA TOP VIEW SIDE VIEW BOTTOM VIEW ### [NOTES] #### 1a. ROHS SOLDER BALL DIAMETER IS Diameter: 0.35 mm before reflow; 0.37 (+/-0.05) mm post reflow Height: 0.27 (+/-0.05) mm #### 1a. LEADED SOLDER BALL DIAMETER IS Diameter: 0.37 mm before reflow; 0.385 (+/-0.05) mm post reflow Height: 0.285 (+/-0.05) mm #### 2. SOLDER RESIST OPENING IS 0.300 mm 3. Package Height can increase after reballing to Leaded by .015mm #### **Architecture** AS3xxxx204/8 is a high performance serial STT-MRAM device. It features a SPI-compatible bus interface running in SDR or DDR nodes, eXecute-In-Place (XIP) functionality, and hardware/software-based data protection mechanisms. When CS# is Low, the device is selected and in active power mode. When CS# is High, the device is deselected but can remain in active power mode until ongoing internal operations are completed. Then the device goes into standby power mode and device current consumption drops to IsB. AS3xxxx204/8 contains an 8-bit instruction register. All functionality is controlled through the values loaded into this instruction register. In Single SPI mode, the device is accessed via the SI / IO[0] pin. In Quad SPI modes, IO[7:0] is used to access the device respectively. *Table 5 & 6* summarize all the different interface modes supported and their respective I/O usage. *Table 7* shows the clock edge used for each instruction component. **Nomenclature adoption**: A typical SPI instruction consists of command, address and data components. The bus width to transmit these three components varies based on the SPI interface mode selected. To accurately represent the number of I/Os used to transmit these three components, a nomenclature (command-address-data) is adopted and used throughout this document. Integers placed in the (command-address-data) fields represent the number of I/Os used to transmit the particular component. As an example, 1-1-1 means command, address and data are transmitted on a single I/O (SI / IO[0] or SO / IO[1]). On the other hand, 4-4-4 represents all command address and data are being sent on four I/Os (IO[3:0]). Table 5: Interface Modes of Operations – Device 1 | Instruction<br>Component | Single SPI<br>(1-1-1) | Quad Output SPI<br>(1-1-4) | Quad I/O SPI<br>(1-4-4) | QPI<br>(4-4-4) | |--------------------------|-----------------------|----------------------------|-------------------------|----------------| | Command | SI / IO[0] | SI / IO[0] | SI / IO[0] | IO[3:0] | | Address | SI / IO[0] | IO[0] | IO[3:0] | IO[3:0] | | Data Input | SI / IO[0] | IO[3:0] | IO[3:0] | IO[3:0] | | Data Output | SO / IO[1] | IO[3:0] | IO[3:0] | IO[3:0] | Table 6: Interface Modes of Operations – Device 2 | Instruction<br>Component | Single SPI<br>(1-1-1) | Quad Output SPI<br>(1-1-4) | Quad I/O SPI<br>(1-4-4) | QPI<br>(4-4-4) | |--------------------------|-----------------------|----------------------------|-------------------------|----------------| | Command | SI / IO[4] | SI / IO[4] | SI / IO[4] | IO[7:4] | | Address | SI / IO[4] | IO[4] | IO[7:4] | IO[7:4] | | Data Input | SI / IO[4] | IO[7:4] | IO[7:4] | IO[7:4] | | Data Output | SO / IO[5] | IO[7:4] | IO[7:4] | IO[7:4] | | Table 7. Clock Edge Used for Ilistruction | k Edge Used for instruction | er instruc | for | Used | Edae | Clock | e 7: | Table | |-------------------------------------------|-----------------------------|------------|-----|------|------|-------|------|-------| |-------------------------------------------|-----------------------------|------------|-----|------|------|-------|------|-------| | Instruction Type | Command | Address | Data Input | Data Output | |------------------|-------------|---------|----------------|-------------------------| | (1-1-1) SDR | ₫R | √R | ₫R | <sub>F</sub> 7 <u>1</u> | | (1-1-1) DDR | <b>√</b> R | ₽₩₽ | R <u></u> √V F | FV_√R 1 | | (1-4-4) SDR | ₫R | √R | ₫R | <sub>F</sub> ₹ 1 | | (1-4-4) DDR | √R | R√VE | R <u></u> ôF | FVAR 1 | | (4-4-4) SDR | √R | √R | ₫R | <sub>F</sub> 7 <u>1</u> | | (4-4-4) DDR | <b>_</b> FR | R√VE | R <b>∳</b> ¥F | FV_√R 1 | #### Notes: R: Rising Clock Edge F: Falling Clock Edge AS3xxxx204/8 supports eXecute-In-Place (XIP) which allows completing a series of read and write instructions without having to individually load the read or write command for each instruction. Thus, XIP mode saves command overhead and reduces random read & write access time. A special XIP byte must be entered after the address bits to enable/disable (Axh/Fxh) XIP. AS3xxxx204/8 offers both hardware and software-based data protection schemes. Hardware protection is through WP# pin. Software protection is controlled by configuration bits in the Status register. Both schemes inhibit writing to the registers and memory array. AS3xxxx204/8 supports Deep Power Down. Data is not lost while the device is in this low power state. Moreover, the device maintains all its configurations. <sup>1:</sup> Data output from AS3xxxx204/8 always begins on the falling edge of the clock Figure 8: Functional Block Diagram - Dual QSPI Device 1 Figure 9: Functional Block Diagram – Dual QSPI Device 2 Table 8: Modes of Operation - Device 1 | Mode | Current | CS1# | CLK1 | SI1 / IO[3:0] | SO1 / IO[3:0] | |----------------|----------------------------------------------------|------|------------------|------------------------------|---------------| | Standby | I <sub>SB</sub> | Н | Gated | Gated / Hi-Z | Hi-Z / Hi-Z | | Active - Read | - Read I <sub>READ</sub> L Toggle Command, Address | | Command, Address | Data Output | | | Active - Write | I <sub>WRITE</sub> | L | Toggle | Command, Address, Data Input | Hi-Z | Notes: H: High (Logic '1') L: Low (Logic '0') Hi-Z: High Impedance ## Table 9: Modes of Operation – Device 2 | Mode | Current | CS2# | CLK2 | SI2 / IO[7:4] | SO2 / IO[7:4] | |----------------|---------|------|--------|------------------------------|---------------| | Standby | IsB | Н | Gated | Gated / Hi-Z | Hi-Z / Hi-Z | | Active - Read | IREAD | L | Toggle | Command, Address | Data Output | | Active - Write | IWRITE | L | Toggle | Command, Address, Data Input | Hi-Z | ## **Device Initialization** When powering up, the following procedure is required to initialize the device correctly: - Vcc and Vccio can ramp up together (R<sub>VR</sub>), if not possible then Vcc first followed by Vccio. The maximum difference between the two voltages should not exceed 0.7V before reaching the final value of Vccio. - The device must not be selected at power-up (a $10K\Omega$ pull-up Resistor to $V_{CCIO}$ on CS# is recommended). Then a further delay of t<sub>PU</sub> (Figure 10) until V<sub>CC</sub> reaches V<sub>CC</sub>(minimum). - During Power-up, recovering from power loss or brownout, a delay of tpu is required before normal operation commences (Figure 10). Figure 10: Power-Up Behavior When powering down, the following procedure is required to turn off the device correctly: - V<sub>CC</sub> and V<sub>CCIO</sub> can ramp down together (R<sub>VF</sub>), if not possible then V<sub>CC</sub> first followed by VCCIO. The maximum difference between the two voltages should not exceed 0.7V after Vcc reaches Vcc cutoff. - The device must not be selected at power-down (a $10K\Omega$ pull-up Resistor to $V_{CCIO}$ on CS# is recommended). - It is recommended that no instructions are sent to the device when Vcc is below Vcc (minimum). - During power loss or brownout, when V<sub>CC</sub> goes below V<sub>CC-CUTOFF</sub>. The voltage must be dropped below V<sub>CC</sub>(Reset) for a period of t<sub>PD</sub>. The power-up timing needs to be observed after V<sub>CC</sub> goes above V<sub>CC</sub> (minimum). Figure 11: Power-Down and Brown-out Behavior Table 10: Power Up/Down Timing - 3.0V | Parameter | Symbol | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------------------------------------|---------------------|---------------------------|---------|---------|---------|-------| | V <sub>CC</sub> Range | | | 2.5 | - | 3.0 | V | | V <sub>CC</sub> Ramp Up Time | Rvr | | 30 | - | - | μs/V | | Vcc Ramp Down Time | Rvf | All operating | 20 | - | - | μs/V | | V <sub>cc</sub> Power Up/RESET to First Instruction | t <sub>PU</sub> | voltages and temperatures | 250 | - | - | μs | | Vcc (low) time | t <sub>PD</sub> | | 1 | | | ms | | Vcc Cutoff - Must Initialize Device | Vcc_cutoff | | 1.6 | - | - | V | | V <sub>CC</sub> (Reset) | V <sub>CC_RST</sub> | | 0 | | 0.3 | V | The following procedure is required to power down the device correctly: - It is recommended to power down all supplies together. If not possible then the following sequence must be followed 1-V<sub>CC</sub>, 2-V<sub>CCIO</sub>. - Timing for Ramp down rate should follow ramp down time (RVF). - CS# cannot be active during power-down (a 10KΩ pull-up Resistor to V<sub>CCIO</sub> is recommended). - It is recommended that no instructions are sent to the device when V<sub>CC</sub> is below V<sub>CC</sub> (minimum). - During power loss or brownout, if $V_{CC}$ goes below $V_{CC-CUTOFF}$ . All supply voltages $V_{CC}$ and $V_{CCIO}$ must be dropped below their respective (RESET) values V<sub>CC</sub> <sub>RST</sub> for a period of t<sub>PD</sub>. Figure-11 timing needs to be observed for the subsequence power-up. ## **Memory Map** Table 11: Memory Map | Density | Address Range | 24-bit Address [23:0] | | | | |---------|--------------------|-----------------------|----------------------|--|--| | 64Mb | 000000h – 07FFFFFh | [23] – Logic '0' | [22:0] - Addressable | | | | 128Mb | 000000h – 0FFFFFh | [23] – Logic '0' | [23:0] - Addressable | | | ## **Register Addresses** Table 12: Register Addresses | Register Name | Address | |-------------------------------------|-----------| | Status Register | 0x000000h | | Configuration Register 1 | 0x000002h | | Configuration Register 2 | 0x000003h | | Interrupt Configuration Register | 0x000004h | | ECC Test – Data Input Register | 0x000005h | | ECC Test – Error Injection Register | 0x000006h | | ECC Test – Data Output Register | 0x000007h | | ECC Test – Error Count Register | 0x000008h | | Flag Status Register | 0x00000Ah | | Device Identification Register | 0x000030h | **Notes:** 1: The Status and Configuration registers need to be re-initialized after a solder reflow process. ## Hardware Block Protection The Hardware Block Protect signals (HBP0, HBP1, and HBP2), when driven High or Low, define the size of the memory array to be hardware protected against all Write memory array instructions. When one or more HBP signals are driven High, the relevant memory area, as defined in Table 13 and Table 14 below, becomes protected against all Write memory array instructions. When all three signals, HBP0, HBP1, and HBP2 are driven Low, the memory array is in normal operation without being write-protected. The Hardware Top/Bottom Select signal (HTBSEL), when driven High or Low, is used in conjunction with the Hardware Block Protect signals (HBP0, HBP1, and HBP2) to determine if the write-protected memory area defined by the state of the HBP signals, starts from the top or the bottom of the memory array: - When the HTBSEL signal is driven Low, the memory area, protected by the HBP signals, starts from the top of the memory array. - When the HTBSEL signal is driven High, the memory area, protected by the HBP signals, starts from the bottom of the memory array. These pins have an internal pull down to Vss. If the pins are left unconnected, the device will have no hardware protection and all regions of the device can be written to (unless the Software Block Protection is activated through the Status Register). Table 13: Hardware Top Block Protection Address Range Selection (HTBSEL Signal = L) | HBP<br>[2] | HBP<br>[1] | HBP<br>[0] | Protected Portion | 64Mb | 128Mb | |------------|------------|------------|-------------------|-------------------|-------------------| | L | L | L | None | None | None | | L | L | Н | Upper 1/64 | 7E0000h – 7FFFFh | FC0000h - FFFFFFh | | L | Н | L | Upper 1/32 | 7C0000h – 7FFFFFh | F80000h - FFFFFFh | | L | Н | Н | Upper 1/16 | 780000h – 7FFFFFh | F00000h - FFFFFFh | | Н | L | L | Upper 1/8 | 700000h – 7FFFFFh | E00000h - FFFFFFh | | Н | L | Н | Upper 1/4 | 600000h – 7FFFFFh | C00000h - FFFFFFh | | Н | Н | L | Upper 1/2 | 400000h – 7FFFFFh | 800000h - FFFFFFh | | Н | Н | Н | All | 000000h – 7FFFFh | All | Table 14: Hardware Bottom Block Protection Address Range Selection (HTBSEL Signal = H) | HBP<br>[2] | HBP<br>[1] | HBP<br>[0] | Protected Portion | 64Mb | 128Mb | |------------|------------|------------|-------------------|-------------------|-------------------| | L | L | L | None | None | None | | L | L | Н | Lower 1/64 | 000000h – 01FFFFh | 000000h - 03FFFFh | | L | Н | L | Lower 1/32 | 000000h – 03FFFFh | 000000h - 07FFFFh | | L | Н | Н | Lower 1/16 | 000000h – 07FFFFh | 000000h – 0FFFFh | | Н | L | L | Lower 1/8 | 000000h – FFFFFh | 000000h – 1FFFFFh | | Н | L | Н | Lower 1/4 | 000000h – 1FFFFFh | 000000h – 3FFFFh | | Н | Н | L | Lower 1/2 | 000000h – 3FFFFFh | 000000h – 7FFFFh | | Н | Н | Н | All | 000000h – 7FFFFh | 000000h – FFFFFFh | Notes: High (H): Logic '1' Low (L): Logic '0' ## **Register Map** ## Status Register / Device Protection Register (Read/Write) Status register is a legacy SPI register and contains options for enabling/disabling data protection. Table 15: Status Register - Read and Write | Bits | Name | Description | Read<br>/<br>Write | Default<br>State | Selection<br>Options | |-------|----------|-------------------------------------------------------------|--------------------|------------------|-----------------------------------------------------------------------------------------------------------------------| | SR[7] | WP#EN | Hardware Based WP#<br>Protection Enable/Disable | R/W | 0 | 1: Protection Enabled – write protects when WP# is Low 0: Protection Disabled – Doesn't write protect when WP# is Low | | SR[6] | RSVD | Reserved | R/W | 0 | Reserved | | SR[5] | TBSEL | Software Top/Bottom<br>Memory Array Protection<br>Selection | R/W | 0 | Bottom Protection Enabled (Lower Address Range) Top Protection Enabled (Higher Address Range) | | SR[4] | BPSEL[2] | Block Protect Selection Bit 2 | R/W | 0 | Plack Protection Pita (Table 16, Table | | SR[3] | BPSEL[1] | Block Protect Selection Bit 1 | R/W | 0 | Block Protection Bits (Table 16, Table 17) | | SR[2] | BPSEL[0] | Block Protect Selection Bit 0 | R/W | 0 | 11) | | SR[1] | WREN | Write Operation Protection Enable/Disable | R | 0 | Write Operation Protection Disabled Write Operation Protection Enabled | | SR[0] | RSVD | Reserved | R/W | 0 | Reserved | ## **Software Block Protection** These 3 bits are OR'ed with the Hardware Protection Bits and can be used to dynamically protect regions of memory. Table 16: Top Block Protection Address Range Selection (TBPSEL=0) | BPSEL<br>[2] | BPSE<br>L<br>[1] | BPSE<br>L<br>[0] | Protected Portion | 64Mb | 128 <b>M</b> b | |--------------|------------------|------------------|-------------------|-------------------|-------------------| | L | L | L | None | None | None | | L | L | Н | Upper 1/64 | 7E0000h – 7FFFFh | FC0000h - FFFFFFh | | L | Н | L | Upper 1/32 | 7C0000h – 7FFFFh | F80000h - FFFFFFh | | L | Н | Н | Upper 1/16 | 780000h – 7FFFFFh | F00000h - FFFFFFh | | Н | L | L | Upper 1/8 | 700000h – 7FFFFFh | E00000h - FFFFFFh | | Н | L | Н | Upper 1/4 | 600000h – 7FFFFFh | C00000h - FFFFFFh | | Н | Н | L | Upper 1/2 | 400000h – 7FFFFFh | 800000h - FFFFFFh | | Н | Н | Н | All | 000000h – 7FFFFh | All | Table 17: Bottom Block Protection Address Range Selection (TBPSEL=1) | BPSEL<br>[2] | BPSE<br>L<br>[1] | BPSE<br>L<br>[0] | Protected<br>Portion | 64Mb | 128Mb | |--------------|------------------|------------------|----------------------|-------------------|-------------------| | L | L | L | None | None | None | | L | L | Н | Lower 1/64 | 000000h – 01FFFFh | 000000h - 03FFFFh | | L | Н | L | Lower 1/32 | 000000h – 03FFFFh | 000000h - 07FFFFh | | L | Н | Н | Lower 1/16 | 000000h – 07FFFFh | 000000h – 0FFFFFh | | Н | L | L | Lower 1/8 | 000000h – FFFFFh | 000000h – 1FFFFFh | | Н | L | Н | Lower 1/4 | 000000h – 1FFFFFh | 000000h – 3FFFFFh | | Н | Н | L | Lower 1/2 | 000000h – 3FFFFFh | 000000h – 7FFFFh | | Н | Н | Н | All | 000000h – 7FFFFFh | 000000h – FFFFFFh | #### Table 18: Write Protection Modes | WREN<br>(Status Register) | WP#EN<br>(Status Register) | WP#<br>(Pin) | Status<br>&<br>Configuration<br>Registers | Memory <sup>1</sup><br>Array<br>Protected<br>Area | Memory <sup>1</sup> Array Unprotected Area | |---------------------------|----------------------------|--------------|-------------------------------------------|---------------------------------------------------|--------------------------------------------| | 0 | X | X | Protected | Protected | Protected | | 1 | 0 | X | Unprotected | Protected | Unprotected | | 1 | 1 | Low | Protected | Protected | Unprotected | | 1 | 1 | High | Unprotected | Protected | Unprotected | Notes: High: Logic '1' Low: Logic '0' X: Don't Care - Can be Logic '0' or '1' Protected: Write protected Unprotected: Writable 1: Memory address range protection based on Block Protection Bits ## Flag Status Register (Read Only) Flag status register contains device's access status and addressing information. Table 19: Flag Status Register (Read Only) | Bits | Name | Description | Read / Write | Default<br>State | Selection<br>Options | |-----------|------|----------------------|--------------|------------------|-------------------------| | FSR1[7] | ST | Device Access Status | R | 1 | 1: Ready<br>0: Busy | | FSR1[6:1] | RSVD | Reserved | R | 0 | Reserved for future use | | FSR1[0] | RSVD | Reserved | R | 0 | Reserved for future use | ## Device Identification Register (Read Only) Device identification register contains Avalanche's Manufacturing ID along with device configuration information. Table 20: Device Identification Register – Read Only | Bits | Avalanche<br>Manufacturer's ID | Device<br>Configuration | | | | | |----------|--------------------------------|-------------------------|-----------|-----------|----------|---------| | ID[24:0] | ID[31:24] | Interface | Voltage | Temp | Density | Freq | | ID[31:0] | | ID[23:20] | ID[19:16] | ID[15:12] | ID[11:8] | ID[7:0] | | Manufacturer<br>ID | Interface | Voltage | Temperature | Density | Frequency | |--------------------|-----------|-----------|----------------|-----------------|---------------------| | 31-24 | 23-20 | 19-16 | 15-12 | 11-8 | 7-0 | | | | 0004 014 | 000040°C- 85°C | 0001 – 64Mb | 00000001 – 100MHz | | | | 0001 - 3V | 000140°C-105°C | 0010 – 128Mb | 00000010 - Reserved | | | | | 001040°C-125°C | 0011 – Reserved | 00000011 - Reserved | | 4440.0440 | 0010-HP | | | 0100 – Reserved | 00000100 - Reserved | | 1110 0110 | Dual QSPI | | | 1000 – Reserved | 00000101 – Reserved | | | | | | 1001 – Reserved | 00000110 - Reserved | | | | | | 1010 – Reserved | 00000111 – Reserved | | | | | | 1100 – Reserved | 00001000 - Reserved | ## Configuration Register 1 (Read/Write) Configuration Register 1 controls locking/unlocking data protection options set in the Status register. Once locked, the protection options cannot be changed in the Status register. Table 21: Configuration Register 1 - Read and Write | Bits | Name | Description | Read /<br>Write | Default | Selection<br>Options | |--------|----------|--------------------------------------------------------------|-----------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CR1[7] | ODSEL[2] | | | 1 | 000: 35Ω<br>001: 75Ω | | CR1[6] | ODSEL[1] | Output Driver Strength | R/W | 1 | 010: 60Ω<br>011: 45Ω | | CR1[5] | ODSEL[0] | Selector | 10,00 | 0 | 100: $35Ω$ 101: $40Ω$ 110: $20Ω$ - Default 111: $15Ω$ | | CR1[4] | RSVD | Reserved | R | 0 | Reserved for future use | | CR1[3] | RSVD | Reserved | R | 0 | Reserved for future use | | CR1[2] | MAPLK | Status Register Lock<br>Enable/Disable<br>(TBSEL, BPSEL[2:0] | R/W | 0 | 1: Lock TBSEL and BPSEL[2:0]<br>0: Unlock TBSEL and<br>BPSEL[2:0] | | CR1[1] | WRENS[1] | | | 0 | 00: Normal: WREN is prerequisite to all Memory Array Write instruction. (WREN is reset after CS# goes High) 01: SRAM: WREN is not a | | CR1[0] | WRENS[0] | WREN Reset Selector (Memory Array Write Functionality) | R/W | 0 | prerequisite to Memory Array Write instruction (WREN is ignored) 10: Back-to-Back: WREN is prerequisite to only the first Memory Array Write instruction. WREN disable instruction must be executed to reset WREN. (WREN does not reset once CS# goes High) 11: Illegal - Reserved for future use | #### Notes: <sup>1:</sup> Write Enable protection (WREN - Status Register) for Registers is maintained irrespective of the Configuration Register 1 settings. In other words, all register write instructions require WREN to be set and WREN resets once CS# goes High for the write instruction. ## Configuration Register 2 (Read/Write) Configuration Register 2 controls the interface type along with memory array access latency. Table 22: Configuration Register 2 (CR2) – Read and Write | Bits | Name | Description | Read /<br>Write | Default<br>State | Selection<br>Options | |--------|----------|---------------------------------------------------|-----------------|------------------|----------------------------------------------------------------------------------------------------------------------------------| | CR2[7] | RSVD | Reserved | R | 0 | Reserved for future use | | CR2[6] | RSVD | Reserved | R | 0 | Reserved for future use | | CR2[5] | RSVD | Reserved | R | 0 | Reserved for future use | | CR2[4] | XIPWR | XIP Write | R/W | 0 | 0: Enable XIP Write – Default<br>1: Disable XIP Write | | CR2[3] | MLATS[3] | | R/W | 1 | 0000: 0 Cycles<br>0001: 1 Cycle<br>0010: 2 Cycles | | CR2[2] | MLATS[2] | | | 0 | 0011: 3 Cycles<br>0100: 4 Cycles<br>0101: 5 Cycles | | CR2[1] | MLATS[1] | Memory Array<br>Read/Read Any<br>Register Latency | | 0 | 0110: 6 Cycles<br>0111: 7 Cycles<br>1000: 8 Cycles - Default | | CR2[0] | MLATS[0] | Selection <sup>1</sup> | | 0 | 1001: 9 Cycles<br>1010: 10 Cycles<br>1011: 11 Cycles<br>1100: 12 Cycles<br>1101: 13 Cycles<br>1110: 14 Cycles<br>1111: 15 Cycles | #### Notes: <sup>1:</sup> Latency is frequency dependent. Please consult Table 23, 24 and 25 Table 23: Memory Array Read Latency Cycles vs. Maximum Clock Frequency (with XIP) | Deed Tome | Lataman | | |-------------|---------|------------------| | Read Type | Latency | AS3xxx204/8-0108 | | (1-1-1) SDR | 12-15 | 100MHz | | (1-1-1) DDR | 8-15 | 50MHz | | (1-1-4) SDR | 12-15 | 100MHz | | (1-1-4) DDR | 8-15 | 50MHz | | (1-4-4) SDR | 12-15 | 100MHz | | (1-4-4) DDR | 8-15 | 50MHz | | (4-4-4) SDR | 12-15 | 100MHz | | (4-4-4) DDR | 8-15 | 50MHz | Table 24: Memory Read Latency Cycles vs. Maximum Clock Frequency (without XIP) | Pood Type | Lotonov | Max Frequency | |-----------|---------|------------------| | Read Type | Latency | AS3xxx204/8-0108 | | (1-1-1) | 0 | 50MHz | Table 25: Read Any Register Command Latency Cycles vs. Maximum Clock Frequency | Read Type | Latency Cycles | Max Frequency | |-------------|----------------|---------------| | (1-1-1) SDR | 12-15 | 100MHz | | (4-4-4) SDR | 12-15 | 100MHz | ## Interrupt Configuration Register (Read/Write) The Interrupt Configuration Register controls different events that trigger INT# pin transitioning from High to Low state. INT# pin can be configured in the INT# configuration register to transition to the active Low state when either ECC error is detected and corrected or transitioning from the busy to the ready state. Table 26: Interrupt Configuration Register – Read and Write | Bits | Name | Description | Read /<br>Write | Default<br>State | Selection<br>Options | |------------|--------|---------------------------------------|-----------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------| | INTCR[7] | INTRF | Shows status of ECC error detection | R | 0 | Selection Options: 1: Unrecoverable ECC error detected 0: No unrecoverable ECC error detected | | INTCR[6] | INTR | Clear Interrupt Status | W | 0 | Selection Options: 1 = Resets Interrupt caused by unrecoverable ECC 0 = No Action | | INTCR[5] | ECC_CR | Reset the ECC Error<br>Count Register | W | 0 | Selection Options: 1 = Resets ECC count register to 0 0 = No Action | | INTCR[4] | | Reserved | - | - | Reserved for future use | | INTCR[3:2] | | Reserved | - | - | Reserved for future use | | INTCR[1] | ECCTE | ECC Test Enable | W | 0 | ECC Test Engine Test mode: 1 = Enable 0 = Disable | | INTCR[0] | ECCEDS | ECC Error Detection<br>Selection | W | 0 | Selection Options: 1 = ECC detection will transition a High to Low state on the INT# pin 0 = ECC detection will not transition the INT# pin | ## Error Correction Code (ECC) Test – Data Input Register The contents of this register are entered into the ECC engine data buffer i.e. used as data input to test the ECC engine. Table 27: ECC Test Data Input Register - Read and Write | Bits | Name | Description | Read / Write | Default State | Select Options | |--------|-------------|-------------|--------------|---------------|--------------------------------------| | [31:0] | ECC_Data_In | Data Input | R/W | 00000000 | Any value from 000000000 to FFFFFFFF | ## Error Correction Code (ECC) Test – Error Injection The contents of this register are used as an error mask to inject error to test the ECC engine. Table 28: ECC Test Error Injection Register - Read and Write | Bits | Name | Description | Read / Write | Default State | Select Options | |--------|---------------------|-------------|--------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [31:0] | ECC_Error_Injection | Error Mask | R/W | 00000000 | 1 in any position injects an error into ECC engine. For example, 00000003 will inject a two-bit error in two LSB bits i.e. the Data in the ECC engine buffer is Exclusive or'd with the error mask. | ## Error Correction Code (ECC) Test – Data Output Register The contents of this register are the output of the ECC engine when testing the ECC engine. Table 29: ECC Test Data Output Register - Read Only | Bits | Name | Description | Read / Write | Default State | Select Options | |--------|--------------|----------------------|--------------|---------------|-------------------| | [31:0] | ECC Data Out | Output of ECC engine | R | 00000000 | None – read only. | ## Error Correction Code (ECC) - Error Count Register This register must only be used during TEST MODE for testing the ECC engine. The Error Count Register is incremented when uncorrectable ECC errors are induced during the test mode. During normal operation of the device, the content of this register is not reflective of corrected or uncorrected errors. An interrupt is generated on device pin INT# and the interrupt flag is set when an unrecoverable error is detected in test mode. Table 30: ECC Count Register - Read Only | Bits | Name | Description | Read / Write | Default State | Select Options | |--------|-------------|------------------------------------------------------------------|--------------|---------------|------------------| | [31:0] | Error_Count | Number of induced uncorrectable Errors detected during TEST mode | R | 32'b0 | None – read only | ## **Instruction Set** Table 31: Instruction Set | # | Instruction<br>Name | Command<br>(Opcode) | (1-0-0) | (1-0-1) | (1-1-1) | (1-1-4) | (1-4-4) | (4-0-0) | (4-0-4) | (4-4-4) | XIP | SDR | DDR | Latency Cycles | Data Bytes | Max. Frequency | Prerequisite | Note | |----|------------------------------------|---------------------|---------|---------|---------|---------|---------|---------|---------|---------|-----|-----|-----|----------------|------------|----------------|--------------|-------| | 1 | No Operation | NOOP<br>00h | • | | | | | • | | | | • | | | | 100 MHz | | | | 2 | Write Enable | WREN<br>06h | • | | | | | • | | | | • | | | | 100 MHz | | | | 3 | Write Disable | WRDI<br>04h | • | | | | | • | | | | • | | | | 100 MHz | | | | 4 | Enable QPI | QPIE<br>38h | • | | | | | | | | | • | | | | 100 MHz | | | | 5 | Enable SPI | SPIE<br>FFh | • | | | | | • | | | | • | | | | 100 MHz | | | | 6 | Read Status Register | RDSR<br>05h | | • | | | | | • | | | • | | | 1 | 50 MHz | | | | 7 | Read Flag Status Register | RDFSR<br>70h | | • | | | | | • | | | • | | | 1 | 50 MHz | | | | 8 | Read Device ID | RDID<br>9Fh | | • | | | | | • | | | • | | | 4 | 50 MHz | | | | 9 | Read Any Register - Address Based | RDAR<br>65h | | | • | | | | | • | | • | | | 1 | 100 MHz | | | | 10 | Write Status Register | WRSR<br>01h | | • | | | | | • | | | • | | | 1 | 100 MHz | WREN | | | 11 | Write Any Register - Address Based | WRAR<br>71h | | | • | | | | | • | | • | | | 1 | 100 MHz | WREN | | | 12 | Read Memory Array - SDR | READ<br>03h | | | • | | | | | | | • | | | 1 to ∞ | 50 MHz | | 1,2 | | 13 | Read Memory Array - SDR | READ<br>13h | | | • | | | | | | | • | | | 1 to ∞ | 50 MHz | | 1,2,5 | ## 64Mbit - 128Mbit Dual QSPI MRAM Memory | # | Instruction<br>Name | Command<br>(Opcode) | (1-0-0) | (1-0-1) | (1-1-1) | (1-1-4) | (1-4-4) | (4-0-0) | (4-0-4) | (4-4-4) | XIP | SDR | DDR | Latency Cycles | Data Bytes | Max. Frequency | Prerequisite | Note | |----|-------------------------------------|---------------------|---------|---------|---------|---------|---------|---------|---------|---------|-----|-----|-----|----------------|------------|----------------|--------------|---------| | 14 | Fast Read Memory Array - SDR | RDFT<br>0Bh | | | • | | | | | • | | • | | • | 1 to ∞ | 100 MHz | | 1,2,3,5 | | 15 | Fast Read Memory Array - SDR | READ<br>0Ch | | | • | | | | | • | | • | | • | 1 to ∞ | 100 MHz | | 1,2,3,5 | | 16 | Fast Read Memory Array - DDR | RDFT<br>0Dh | | | • | | | | | • | • | | • | • | 1 to ∞ | 50 MHz | | 1,2,3 | | 17 | Read Quad Output Memory Array - SDR | RDQO<br>6Bh | | | | • | | | | | | • | | • | 1 to ∞ | 100 MHz | | 1,2,3,5 | | 18 | Read Quad Output Memory Array - SDR | RDQO<br>6Ch | | | | • | | | | | | • | | • | 1 to ∞ | 100 MHz | | 1,2,3,5 | | 19 | Read Quad I/O Memory Read - SDR | RDQI<br>EBh | | | | | • | | | | • | • | | • | 1 to ∞ | 100 MHz | | 1,2,3 | | 20 | Read Quad I/O Memory Read - DDR | DRQI<br>EDh | | | | | • | | | | • | | • | • | 1 to ∞ | 50 MHz | | 1,2,3 | | 21 | Write Memory Array - SDR | WRTE<br>02h | | | • | | | | | • | | • | | | 1 to ∞ | 100 MHz | WREN | 1,4 | | 22 | Fast Write Memory Array - SDR | WRFT<br>DAh | | | • | | | | | • | • | • | | | 1 to ∞ | 100 MHz | WREN | 1,2,4 | | 23 | Fast Write Memory Array - DDR | 4DRFW<br>DEh | | | • | | | | | • | • | | • | | 1 to ∞ | 50 MHz | WREN | 1,2,4 | | 24 | Write Quad I/O Memory Array - SDR | WQIO<br>D2h | | | | | • | | | | • | • | | | 1 to ∞ | 100 MHz | WREN | 1,2,4 | | 25 | Write Quad I/O Memory Array - DDR | 4DWQO<br>D1h | | | | | • | | | | • | | • | | 1 to ∞ | 50 MHz | WREN | 1,2,4 | #### Notes: 1: A typical SPI instruction consists of command, address and data components. The bus width to transmit these three components varies based on the SPI interface mode selected. To accurately represent the number of I/Os used to transmit these three components, a nomenclature (command-address-data) is adopted and used throughout this document. Integers placed in the (command-address-data) fields represent the number of I/Os used to transmit the particular component. As an example, 1-1-1 means command, address and data are transmitted on a single I/O Dual-Quad SPI device 1 (SI / IO[0] or SO / IO[1]) and Dual-Quad SPI device 2 (SI / IO[04 or SO / IO[7]). On the other hand, 1-4-4 represents command being ## 64Mbit - 128Mbit Dual QSPI MRAM Memory sent on a single I/O Dual-Quad SPI device 1 (SI / IO[0]) and Dual-Quad SPI device 2 (SI / IO[4]) - address/data being sent on four I/Os of Dual-Quad SPI device 1 (IO[3:0]) and Dual-Quad SPI device 1 (IO[3:0]) and Dual-Quad SPI device 2 (SI / IO[4]) - address/data being sent on four I/Os of Dual-Quad SPI device 1 (IO[3:0]) and Dual-Quad SPI device 2 (SI / IO[4]) - address/data being sent on four I/Os of Dual-Quad SPI device 1 (IO[3:0]) and Dual-Quad SPI device 2 (SI / IO[4]) - address/data being sent on four I/Os of Dual-Quad SPI device 1 (IO[3:0]) and Dual-Quad SPI device 2 (SI / IO[4]) - address/data being sent on four I/Os of Dual-Quad SPI device 1 (IO[3:0]) and Dual-Quad SPI device 2 (SI / IO[4]) - address/data being sent on four I/Os of Dual-Quad SPI device 1 (IO[3:0]) and Dual-Quad SPI device 2 (SI / IO[4]) - address/data being sent on four I/Os of Dual-Quad SPI device 2 (SI / IO[4]) - address/data being sent on four I/Os of Dual-Quad SPI device 3 (IO[4]) - address/data being sent on four I/Os of Dual-Quad SPI device 3 (IO[4]) - address/data being sent on four I/Os of Dual-Quad SPI device 3 (IO[4]) - address/data being sent on four I/Os of Dual-Quad SPI device 3 (IO[4]) - address/data being sent on four I/Os of Dual-Quad SPI device 3 (IO[4]) - address/data being sent on four I/Os of Dual-Quad SPI device 3 (IO[4]) - address/data being sent on four I/Os of Dual-Quad SPI device 3 (IO[4]) - address/data being sent on four I/Os of Dual-Quad SPI device 3 (IO[4]) - address/data being sent on four I/Os of Dual-Quad SPI device 3 (IO[4]) - address/data being sent on four I/Os of Dual-Quad SPI device 3 (IO[4]) - address/data being sent on four I/Os of Dual-Quad SPI device 3 (IO[4]) - address/data being sent on four I/Os of Dual-Quad SPI device 3 (IO[4]) - address/data being sent on four I/Os of Dual-Quad SPI device 3 (IO[4]) - address/data being sent on four I/Os of Dual-Quad SPI device 3 (IO[4]) - address/data being sent on four I/Os of Dual-Quad SPI device 3 (IO[4]) - address/data being sent on four I/Os of Dual-Qu Quad SPI device 2 (IO[7:4]) - 2: XIP allows completing a series of read and write instructions without having to individually load the read or write command for each instruction. A special mode byte must be entered after the address bits to enable/disable XIP - Axh / Fxh. - 3: Fast Read instruction must include Latency cycles to meet higher frequency. They are configurable (Configuration Register 2 CR2[3:0]) and frequency dependent. - 4: WREN prerequisite for array writing is configurable (Configuration Register 1 CR1[1:0]) - 5. Support legacy device boot on Xilinx platforms ## **Instruction Description and Structures** All communication between a host and AS3xxxx204/8 is in the form of instructions. Instructions define the operation that must be executed. Instructions consist of a command followed by an optional address modifier and data transfer to or from AS3xxxx204/8. All command, address and data information are transferred sequentially. Instructions are structured as follows: - Each instruction begins with CS# going Low (logic '0') and ends with CS# returning High (Logic'1'). - CLK marks the transfer of each bit. - Each instruction starts out with an 8-bit command. The command selects the type of operation AS3xxxx204/8 must perform. The command is transferred on the rising edges of CLK. - The command can be stand alone or followed by address to select a memory location or register. The address is 24-bit wide and is transferred on the rising edges of CLK. - The address bits are followed by data bits. For Write instructions, write data bits to AS3xxxx204/8 are transferred on the rising edges of CLK. - In normal operational mode, Write instructions must be preceded by the WREN instruction. WREN instruction sets the WREN bit in the Status register. WREN bit is reset at the end of every Write instruction. WREN bit can also be reset by executing the WRDI instruction. AS3xxxx204/8 offers two other modes, namely SRAM and Back-to-Back Write where WREN does not get reset after a write instruction to the memory array. These modes are set in Configuration Register 1. For XIP supported Write instructions, XIP can be enabled or disabled through Configuration Register 2, bit 4 (CR2[4]). - Similar to write instructions, the address bits are followed by data bits for read instructions: - Read data bits from AS3xxxx204/8 are transferred on the falling edges of CLK. - AS3xxxx204/8 is a high-performance serial memory and at higher frequencies, read instructions require latency cycles to compensate for the memory array access time. The number of latency cycles required depends on the operational frequency and is configurable Configuration Register 2. The latency cycles are inserted after the address bits before the data comes out of AS3xxxx204/8. - For Read and Write instructions, AS3xxxx204/8 offers XIP mode. XIP allows similar instructions to be executed sequentially without incurring the command cycles overhead. - For XIP supported Read instructions, XIP is enabled by entering byte Axh and disabled by entering byte Fxh. These respective bytes must be entered following the address bits. - For XIP supported Write instructions, XIP can be enabled or disabled through Configuration Register 2, bit 4 (CR2[4]). - The entire memory array can be read from or written to using a single read or write instruction. After the staring address is entered, subsequent addresses are internally incremented as long as CS# is Low and CLK continues to cycle. - All commands, address and data are shifted with the most significant bits. Figure 12 to Figure 20 show the description of SDR instruction types supported. Figure 12: Description of (1-0-0) Instruction Type Figure 13: Description of (1-0-1) Instruction Type Figure 14: Description of (1-1-1) Instruction Type (Without XIP) Figure 15: Description of (1-1-1) Instruction Type (With XIP) Figure 16: Description of (1-1-1) Instruction Type (Without XIP) Figure 17: Description of (1-1-4) Instruction Type (Without XIP) Figure 18: Description of (1-4-4) Instruction Type with XIP 8 to 15 1 to ∞ Latency-Bytes Cycles CS1# CLK1 8 to 15 1 to ∞ 1 Byte Latency Bytes \_ Bytes Cycles CS2# $extit{nnnn_{\#}nnnn_{\#}nn/_{\#}nnnn_{\#}nn_{\#}nn}$ CLK2 -Output Data-4 0 4 0 4 0 $\begin{bmatrix} 5 & 1 & 5 & 2 & 1 & 1 \\ 1 & 7 & 3 & 1 & 1 \end{bmatrix}$ Read 6 2 6 2 1 7 3 7 2 1 7 3 7 3 1 to ∞ Bytes (Write) 4 0 | 4 0 | 4 0 4 0 | 4 0 5 1 5 1 5 1 Write **▶** 6 2 | | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 6 2 | 7 3 7 3 7 3 7 3 7 3 7 3 7 3 Command Address--Output Data--4 0 4 2 1 1 4 0 4 0 4 0 4 0 5 1 5 2 1 1 5 5 Read 6 2 6 2 8 4 6 2 6 2 6 2 6 2 7 3 7 2 1 1 7 3 7 3 7 3 1 to ∞ Bytes 4 0 4 0 4 0 Write 6 2 6 2 | 6 2 | 6 2 | 6 2 7 3 | 7 3 | 7 3 7 3 7 3 7 3 7 3 Figure 19: Description of (4-4-4) Instruction Type (Without XIP) 8 to 15 1 to ∞ 1 Byte Latency-Bytes Bytes Cycles (Read) CS1# CLK1 8 to 15 1 to ∞ 1 Byte Latency Bytes Bytes Cycles CS2# CLK2 4 0 4 0 4 0 IO[0] 4 0 2 1 1 8 4 0 4 0 10[1] Read 10[2] IO[3] 7 3 2 1 1 1 7 3 7 3 7 3 7 3 7 3 1 to ∞ Bytes 4 0 4 0 4 0 Write 7 3 7 3 7 3 7 3 7 3 7 3 7 3 Command◀ 4 0 2 1 1 8 1 4 0 4 0 10[4] 4 0 | 4 0 | 4 0 10[5] Read 10[6] 6 2/ 6 2 6 2 | 6 2 | 6 2 | 6 2 10[7] 7 3 2 1 1 1 1 7 3 7 3 7 3 7 3 7 3 1 to ∞ Bytes 4 0 4 0 4 0 Write 6 2 6 2 6 2 6 2 6 2 7 3 | 7 3 | 7 3 7 3 | 7 3 | 7 3 Figure 20: Description of (4-4-4) Instruction Type with XIP Figure 21 to Figure 22 show the description of DDR instruction types supported. Figure 21: Description of (1-1-1) DDR Instruction Type (With XIP) Figure 22: Description of (1-4-4) DDR Instruction Type (With XIP) # **Electrical Specifications** **Table 32: Recommended Operating Conditions** | Parameter / Condition | Minimum | Typical | Maximum | Units | |-----------------------------------------|---------|-----------------|---------|-------| | Operating Temperature (T <sub>A</sub> ) | -40.0 | - | 125.0 | °C | | V <sub>CC</sub> Supply Voltage | 2.45 | - | 3.60 | V | | V <sub>CCIO</sub> Supply Voltage | | 1.8 - 2.5 - 3.3 | | V | | V <sub>SS</sub> Supply Voltage | 0.0 | 0.0 | 0.0 | V | | V <sub>SSIO</sub> Supply Voltage | 0.0 | 0.0 | 0.0 | V | ### Table 33: Pin Capacitance | Parameter | Test Conditions | Symbol | Maximum | Units | |------------------------|------------------------------------------------|--------|---------|-------| | Input Pin Capacitance | TEMP = 25°C; f = 1 MHz; V <sub>IN</sub> = 3.0V | Cin | 5.0 | pF | | Output Pin Capacitance | TEMP = 25°C; f = 1 MHz; V <sub>IN</sub> = 3.0V | Сілоит | 6.0 | pF | ### Table 34: Endurance & Data Retention | Parameter | Symbol | Test Conditions | Minimum | Units | |-----------------|--------|-----------------|------------------|--------| | Write Endurance | END | - | 10 <sup>16</sup> | cycles | | Data Retention | RET | 85°C | 20 | years | ### Table 35: 3.0V DC Characteristics | | | Test | Density | | 3.0V Device (2.5V-3.6V) | | | | | | | |--------------------------------------------------|-------------------|-----------------------------------------------------|----------|----------------------------|-------------------------|--------------------------|----------------------------|-------|--|--|--| | Parameter | Symbol | Conditions | Deliaity | Min | Typical <sup>1</sup> | <b>85°C</b> <sup>2</sup> | Max <sup>3</sup> | Units | | | | | Active Read Current | I <sub>READ</sub> | V <sub>CC</sub> = 3.0V,<br>CLK=100MHz | 64Mb | | 10 | 11 | 18 | mA | | | | | Active Read Ourient | IREAD | | 128Mb | | 20 | 22 | 35 | mA | | | | | Active Write Current | . Vcc = 3.0V. | 64Mb | | 10 | 14 | 23 | mA | | | | | | | Iwrite | CLK=100MHz | 128Mb | | 20 | 28 | 45 | mA | | | | | Standby Current | I <sub>SB</sub> | V <sub>CC</sub> = 3.0V,<br>CLK=V <sub>CCIO</sub> , | 64Mb | | 7 | 10 | 13 | mA | | | | | | ISB | CS#=V <sub>CCIO</sub> ,<br>SI=WP#=V <sub>CCIO</sub> | 128Mb | | 13 | 16 | 25 | mA | | | | | Input Leakage Current | ILI | V <sub>IN</sub> =0 to V <sub>CCIO</sub> (max) | | - | - | | ±1.0 | μA | | | | | Output Leakage Current | ILO | V <sub>OUT</sub> =0 to<br>V <sub>CCIO</sub> (max) | | - | - | | ±1.0 | μA | | | | | Input High Voltage (V <sub>CCIO</sub> =1.71-2.2) | | | | 0.65*<br>V <sub>CCIO</sub> | - | | | | | | | | Input High Voltage (Vccio=2.2-2.7) | ViH | | | 1.8 | | | Vccio+0.2 | V | | | | | Input High Voltage (Vccio=2.5-3.6) | | | | 2.2 | | | | | | | | | Input Low Voltage (Vccio=1.71-2.2) | | | | | - | | 0.35*<br>V <sub>CCIO</sub> | | | | | | Input Low Voltage (V <sub>CCIO</sub> =2.2-2.7) | V <sub>IL</sub> | | | -0.2 | | | 0.7 | V | | | | | Input Low Voltage (V <sub>CCIO</sub> =2.5-3.6) | | | | | | | 0.8 | | | | | | Output Low Voltage (Vccio=1.71-2.2) | | I <sub>OL</sub> = 0.1mA | | | | | 0.2 | | | | | | Output Low Voltage (Vccio=2.2-2.7) | V <sub>OL</sub> | $I_{OL} = 0.1 \text{mA}$ | | - | | | 0.4 | V | | | | | Output Low Voltage (Vccio=2.5-3.6) | | I <sub>OL</sub> = 2.0mA | | | | | 0.4 | | | | | | Output High Voltage (Vccio=1.71-2.2) | | I <sub>OH</sub> = -0.1mA | | 1.4 | | | | | | | | | Output High Voltage (Vccio=2.2-2.7) | Vон | I <sub>OH</sub> = -0.1mA | | 2.0 | | | _ | V | | | | | Output High Voltage (V <sub>CCIO</sub> =2.5-3.6) | | I <sub>OH</sub> = -1.0mA | | 2.4 | | | | | | | | ### Notes: <sup>&</sup>lt;sup>1</sup> Typical values are measured at 25°C <sup>&</sup>lt;sup>2</sup> 85°C values are guaranteed by characterization; not tested in production <sup>&</sup>lt;sup>3</sup> Max values are measured at 125°C ### Absolute Maximum Ratings Stresses greater than those listed may cause permanent damage to the device. This is a stress rating only. Exposure to maximum rating for extended periods may adversely affect reliability. Table 36: Absolute Maximum Ratings | Parameter | Minimum | Maximum | Units | |---------------------------------------------------------------|---------|-------------|-------| | Magnetic Field During Write | | 24000 | A/m | | Magnetic Field During Read | | 24000 | A/m | | Junction Temperature | | 150 | °C | | Storage Temperature | -55 to | o 150 | °C | | Supply Voltage Vcc | -0.5 | 4.0 | V | | Supply Voltage Vccio | -0.5 | 3.8 | V | | Voltage on any pin | -0.5 | Vccio + 0.2 | V | | ESD HBM (Human Body Model)<br>ANSI/ESDA/JEDEC JS-001-2017 | ≥ 20 | 00 V | V | | ESD CDM (Charged Device Model)<br>ANSI/ESDA/JEDEC JS-002-2018 | ≥ 50 | 00 V | V | | Latch-Up (I-test)<br>JESD78 | ≥ 100 | ) mA | mA | | Latch-Up (Vsupply over-voltage test) JESD78 | Pas | sed | | Table 37: AC Test Conditions | Parameter | Value | |--------------------------------------------|-------------| | Input pulse levels | 0.0V to Vcc | | Input rise and fall times | 3.0ns | | Input and output measurement timing levels | Vcc/2 | | Output Load | CL = 30.0pF | ## **CS# Operation & Timing** Figure 23: CS# Operation & Timing Table 38: CS# Operation | Parameter | Symbol | Minimum | Maximum | Units | |-----------------------------------------------|------------------|------------------|---------|-------| | Clock Frequency | fclk | 1 | 100 | MHz | | Clock Low Time | tcL | 0.45 * 1/ fclk | - | ns | | Clock High Time | tсн | 0.45 * 1/ fclk | - | ns | | Chip Deselect Time after Read Cycle | t <sub>CS1</sub> | 20 | - | ns | | Chip Deselect Time after Register Write Cycle | t <sub>CS2</sub> | 5 | - | μs | | Chip Deselect Time after Write Cycle (SPI) | t <sub>CS3</sub> | 280 | - | ns | | Chip Deselect Time after Write Cycle (QPI) | t <sub>CS5</sub> | 490 <sup>1</sup> | - | ns | | CS# Setup Time (w.r.t CLK) | tcss | 5 | - | ns | | CS# Hold Time (w.r.t CLK) | tсsн | 4 | _ | ns | #### Notes: Power supplies must be stable $<sup>^{\</sup>text{1}}$ For single byte operations, $t_{\text{CS5}}\,\text{is}\,280\text{ns}$ ## Command, Address, XIP and Data Input Operation & Timing Figure 24: Command, Address and Data Input Operation & Timing Table 39: Command, Address, XIP, and Data Input Operation & Timing | Parameter | Symbol | Minimum | Maximum | Units | |-----------------------------|--------|---------|---------|-------| | Data Setup Time (w.r.t CLK) | ts∪ | 2.0 | - | ns | | Data Hold Time (w.r.t CLK) | thD | 3.0 | - | ns | ### Notes: Power supplies must be stable ## **Data Output Operation & Timing** Figure 25: Data Output Operation & Timing Table 40: Data Output Operation & Timing | Parameter | Symbol | Minimum | Maximum | Units | |----------------------------------|--------|---------|---------|-------| | CLK Low to Output Low Z (Active) | tcLz | 0 | - | ns | | Output Valid (w.r.t CLK) | tco | - | 7.0 | ns | | Output Hold Time (w.r.t CLK) | tон | 1.0 | - | ns | | Output Disable Time (w.r.t CS#) | tuzcs | - | 7.0 | ns | Notes: Power supplies must be stable ## **WP# Operation & Timing** Figure 26: WP# Operation & Timing Table 41: WP# Operation & Timing | Parameter | Symbol | Minimum | Maximum | Units | |----------------------------|-------------------|---------|---------|-------| | WP# Setup Time (w.r.t CS#) | t <sub>WPSU</sub> | 20 | - | ns | | WP# Hold Time (w.r.t CS#) | t <sub>WPHD</sub> | 20 | - | ns | Notes: Power supplies must be stable ## **Thermal Resistance** Table 42: Thermal Resistance | Parameter | Description | Test Conditions | 56 Ball FBGA | | Unit | |-----------|------------------------------------------|---------------------------------------------------------------------|--------------|-------|------| | | | | 64Mb | 128Mb | | | θја | Thermal resistance (junction to ambient) | Test conditions follow standard test methods and | 17.89 | TBD | | | θις | Thermal resistance (junction to case) | procedures for<br>measuring thermal<br>impedance, per<br>EIA/JESD51 | 2.10 | TBD | °C/W | #### Notes: - 1: These parameters are guaranteed by characterization; not tested in production. - 2: Ambient temperature, T<sub>A</sub> 25 °C - 3: Worst case Junction temp specified for Top die $(\theta_{JA})$ and Bottom die $(\theta_{JC})$ ## **Product Use Limitations** Avalanche reserves the right to make changes to the information in this document, and related hardware, software and system (collectively referred to as "Products") without notice. This document supersedes and replaces any and all prior or contemporaneous information or arrangement of any kind relating to the subject matter hereof. This document and any information set forth herein may not be reproduced without the prior written permission from Avalanche. Critical Applications. Products are not authorized for use in applications in which failure of the Avalanche component could result, directly or indirectly in death, personal injury, or severe property or environmental damage ("Critical Applications"). Avalanche assumes no liability for Products if used for Critical Applications. Should customer or distributor purchase, use, or sell any Avalanche component for Critical Applications, customer and distributor shall indemnify and hold harmless Avalanche and its subsidiaries, subcontractors, and affiliates and the directors, officers, and employees of each against all claims, costs, damages, and expenses and reasonable attorneys' fees arising out of, directly or indirectly, any claim of product liability, personal injury, or death arising in any way out of such Critical Application, whether or not Avalanche or its subsidiaries, subcontractors, or affiliates were negligent in the design, manufacture, or warning of the Products. Automotive Applications. Products are not rated for use in automotive applications unless specified by Avalanche. Avalanche assumes no liability for Products if used for automotive applications. Distributor and customer shall assume the sole risk and liability for such use and shall indemnify and hold Avalanche harmless against all claims, costs, damages, and expenses and reasonable attorneys' fees arising out of, directly or indirectly, any claim of product liability, personal injury, death, or property damage resulting directly or indirectly from any use of Products in automotive applications. Customer Responsibility. Customers are solely responsible for the design and operation of their systems using Products. It is customer's sole responsibility to determine whether Products are suited for their system. Customers are required to incorporate good safety design measures and adequate safeguards to eliminate risks of personal injury, death, or severe property or environmental damages that could result from failure of Products. AVALANCHE ASSUMES NO LIABILITY FOR CUSTOMERS' PRODUCT DESIGN OR APPLICATIONS AND DAMAGES OR LOSSES OCCURING AS A RESULT OF NONCOMPLIANCE WITH APPLICABLE LAWS AND REGULATIONS. Products are not to be used in applications that would violate any relevant export laws and regulations of the United States and Japan and all other countries having competent jurisdiction ("Export Laws") to ensure neither MRAM products nor any direct product thereof is: (i) exported or re-exported directly or indirectly in violation of Export Laws; or (ii) used for any purpose prohibited by the Export Laws, including but not limited to nuclear, chemical, or biological weapons proliferation. The information contained herein is presented only as guidance for Product use. Avalanche assumes no responsibility for any infringement of patents or any other intellectual property rights of third parties that may result from the use of Products. No license to any intellectual property right is granted by this document, whether expressed or implied. You may not perform compositional, structural, functional or other analysis of Products, or undertake deconvolution or reverse engineering with respect to Products. ### **Limited Warranty** In no event shall Avalanche and its representatives be liable for any indirect, incidental, punitive, special or consequential damages (including but not limited to loss of use, revenue or profit), whether or not such damages are based on tort, warranty, breach of contract or other legal theory. In no event shall Avalanche's aggregate liability for any breach, warranty, indemnity or other obligation or liability arising out of or in connection with the sale of Products or the use of any Products exceed the purchase price of the particular Product(s) or services with respect to which losses or damages are claimed. # **Revision History** | Revision | Date | Change Summary | |------------|---------------|------------------------------------------------------------------------------| | REV A.1 | 07/28/2023 | Initial Release | | REV A.2 | 09/25/2023 | Still Preliminary | | | 10/03/2023 | Removed Jedec reset | | | | Removed Deep power down | | | | Updated DC Characteristics Table | | | 10/10/2023 | Changed Package from 49 to 56 Ball BGA | | | 10/13/2023 | Changed Package from 55 to 56 ball BGA | | | 10/23/2023 | Corrected package drawing | | | 10/30/2023 | Updated Package Drawing from SFA | | | 10/31/2023 | Updated Maximum rating table 35 | | | 12/13/2023 | Updated SRO on package drawing | | REV A.3 | 01/17/2024 | Removed Unique ID Register. | | | | CR1 default for WREN was incorrectly stated as 10. It is 00. | | | | CR2 default for latency was incorrectly stated as 0000. It is 8 cycles: 1000 | | REV B | 03/18/2023 | Updated to reflect the latest product roadmap: | | | | 64M is Single QSPI, and 128M is Dual QSPI | | | | Maximum Freq. set to 108MHz SDR/54MHz DDR | | | | Opcodes now fully match the 1-8Gb Family | | | | Device specification only given under radiation | | | | Added Marking Specification. | | REV B.1 | 05/01/2024 | Updated the Specification: Vcc Power Up to First Instruction | | | | Updated latency timing for 108MHz (8 to 12 cycles). | | REV C | 07/12/2024 | Maximum Freq. set to 100MHz SDR/50MHz DDR to be consistent with the High | | | | desnity Family. | | | 07/15/2024 | Updated Power UP Behavior to allow for Vcc and Vccio mismatch. | | | 08/15/2024 | Cosmetic fixes | | | 08/21/2024 | WP2# IO[6] was mislabelled as E4. in the ball assignment table. Correct ball | | | 40/00/0004 | assignment is G2. The ball diagram was always correct. | | | 10/28/2024 | Corrected performance table references to say: "See Tables". | | C.1 | 12/19/2024 | Changed the radiation perofmance based on latest radiation test report | | | | • From: LET ≤ 37 MeV cm2/mg | | 0.0 | 0.4/0.0/0.005 | • <i>To:</i> LET ≤ 55 MeV cm2/mg | | C.2 | 04/08/2025 | Removed Radiation exposure limit from the datasheet. | | <b>C</b> 2 | 05/00/0005 | Updated Max Vcc | | C.3<br>C.4 | 05/20/2025 | Cleaned up definition of 2 <sup>nd</sup> die IO[3:0] to [7:4] | | <b>U.4</b> | 06/10/2025 | Added Clock edge use for DDR | | | | Updated Power Up Ramp for VCC and VCCIO | | | | Updated Table showing HBP [2:0 H-H-H] | | | | Output drive strength default value changed to C0 | | | | Added package height impact due to reballing to Lead. |